SiFive’s New RISC-V IP Combines Scalar, Vector and Matrix Compute to Accelerate AI from the Far Edge IoT to the Data Center New X100 Series Joins Upgraded X200, X300 and XM IP to Address Growing ...
SiFive, Inc. has unveiled its Second Generation Intelligence family of RISC-V IP with the launch of five new RISC-V-based products, targeting a range of applications from the far edge IoT to the data ...
SiFive’s Intelligence Gen 2 RISC-V IP portfolio combines scalar, vector, and matrix compute to accelerate AI workloads. The Gen 2 lineup includes the new X160 and X180, alongside the upgraded X280, ...
Hsinchu, Taiwan, Oct. 21, 2024 (GLOBE NEWSWIRE) -- Andes Technology, a leading supplier of high efficiency, low-power 32/64-bit RISC-V processor cores and Founding Premier member of RISC-V ...
A cycle-accurate alternative to speculation — unifying scalar, vector and matrix compute In dynamic execution, processors speculate about future instructions, dispatch work out of order and roll back ...
In this paper, we study the matrix denoising model Y = S + X, where S is a low rank deterministic signal matrix and X is a random noise matrix, and both are M × n. In the scenario that M and n are ...
Big Blue was one of the system designers that caught the accelerator bug early and declared rather emphatically that, over the long haul, all kinds of high performance computing would have some sort ...
ST. LOUIS (SC25) — Nov 17, 2025 – Generative AI inference compute company d-Matrix and Andes Technology , a supplier of RISC-V processor cores, announced that d-Matrix has selected the AndesCore ...
Some results have been hidden because they may be inaccessible to you
Show inaccessible results